|
|
6251c58f32
|
FPGA: Add function to transfer data from HBM to AXI-Lite accessible buffer
|
2023-09-08 19:08:37 +02:00 |
|
|
|
e8c0500ea8
|
FPGA: Use HBM switch to access full HBM
|
2023-09-08 17:09:33 +02:00 |
|
|
|
c2eaee6d8a
|
FPGA: Save to HBM operates in parallel to host writer
|
2023-09-08 13:07:49 +02:00 |
|
|
|
38df621cf6
|
FPGA: Add save to HBM (work in progress)
|
2023-09-07 22:15:20 +02:00 |
|
|
|
ae830009c4
|
FPGA: Don't override default MAC location in bd_pcie.tcl
|
2023-09-07 21:03:08 +02:00 |
|
|
|
1d1894d7d6
|
FPGA: Use only single HBM stack
|
2023-09-07 21:03:08 +02:00 |
|
|
|
35aa21fefe
|
FPGA: Increase FIFO size to improve buffering capability
|
2023-09-07 12:23:38 +02:00 |
|
|
|
dd002e3d6d
|
FPGA: Build only 100G solution (no bifurcated design)
|
2023-09-07 12:10:38 +02:00 |
|
|
|
a6377239cf
|
FPGA: fix script for 2x100G design
|
2023-09-06 19:07:20 +02:00 |
|
|
|
0434207882
|
FPGA: use full AXI for internal packet generator
|
2023-09-06 18:16:44 +02:00 |
|
|
|
caf950f99f
|
FPGA: Internal packet generator uses external memory to store image, and this memory is accessible via PCIe BAR
|
2023-09-06 08:19:03 +02:00 |
|
|
|
2a0e4b7d4a
|
FPGA: Use 200 Hz for 100 Gbit/s design
|
2023-08-15 17:31:05 +02:00 |
|
|
|
f66fc95ecc
|
FPGA: Use 250 Hz for 100 Gbit/s design + adjust TCL scripts
|
2023-08-15 14:39:04 +02:00 |
|
|
|
ad5030334a
|
FPGA: Add 1 stream design
|
2023-08-14 21:55:27 +02:00 |
|
|
|
3e406f0f46
|
FPGA: URAM read latency reduced to 2
|
2023-08-12 12:05:53 +02:00 |
|
|
|
7a98766304
|
FPGA: Split receiver and FPGA design directories
|
2023-06-07 21:21:22 +02:00 |
|